summaryrefslogtreecommitdiff
path: root/arch/sandbox/cpu/cpu.c
diff options
context:
space:
mode:
authorAlexey Brodkin <abrodkin@synopsys.com>2016-06-08 08:19:33 +0300
committerAlexey Brodkin <abrodkin@synopsys.com>2016-06-13 14:38:05 +0200
commitc7d8db66ffd1c20b6a27445af892c28305e64e8a (patch)
tree8b74ac2b269a23f64b3aec13ecff6aa6d1d9ee4a /arch/sandbox/cpu/cpu.c
parenta4a43fcf9cca1ebd3d26f9a01b923b7393d69c54 (diff)
downloadu-boot-imx-c7d8db66ffd1c20b6a27445af892c28305e64e8a.zip
u-boot-imx-c7d8db66ffd1c20b6a27445af892c28305e64e8a.tar.gz
u-boot-imx-c7d8db66ffd1c20b6a27445af892c28305e64e8a.tar.bz2
board: axs10x: Flush entire cache after programming reset vector
Now when we have support of IOC (IO-Coherency block) cahce operations on regions are tuned to not be dummy stubs if IOC was found and enabled in the core. That makes flush_dcache_range() useless for our purposes here. And since we do need to flush modified reset vector to at least L2 cache (AKA SLC) so other cores will see it via its L1 instruction cache we're using always functional flush_dcache_all() here. Signed-off-by: Alexey Brodkin <abrodkin@synopsys.com> Cc: Marek Vasut <marex@denx.de>
Diffstat (limited to 'arch/sandbox/cpu/cpu.c')
0 files changed, 0 insertions, 0 deletions