summaryrefslogtreecommitdiff
path: root/board/freescale/m5329evb/nand.c
blob: 2a4ca71377070f1620530a4761fed0818076acca (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
/*
 * (C) Copyright 2000-2003
 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
 *
 * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
 *
 * See file CREDITS for list of people who contributed to this
 * project.
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License as
 * published by the Free Software Foundation; either version 2 of
 * the License, or (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
 * MA 02111-1307 USA
 */

#include <config.h>
#include <common.h>
#include <asm/io.h>
#include <asm/immap.h>

DECLARE_GLOBAL_DATA_PTR;

#if (CONFIG_COMMANDS & CFG_CMD_NAND)
#include <nand.h>
#include <linux/mtd/mtd.h>

#define SET_CLE        0x10
#define CLR_CLE        ~SET_CLE
#define SET_ALE        0x08
#define CLR_ALE        ~SET_ALE

static void nand_hwcontrol(struct mtd_info *mtdinfo, int cmd)
{
       struct nand_chip *this = mtdinfo->priv;
       volatile fbcs_t *fbcs = (fbcs_t *) MMAP_FBCS;
       u32 nand_baseaddr = (u32) this->IO_ADDR_W;

       switch (cmd) {
       case NAND_CTL_SETNCE:
       case NAND_CTL_CLRNCE:
               break;
       case NAND_CTL_SETCLE:
               nand_baseaddr |= SET_CLE;
               break;
       case NAND_CTL_CLRCLE:
               nand_baseaddr &= CLR_CLE;
               break;
       case NAND_CTL_SETALE:
               nand_baseaddr |= SET_ALE;
               break;
       case NAND_CTL_CLRALE:
               nand_baseaddr |= CLR_ALE;
               break;
       case NAND_CTL_SETWP:
               fbcs->csmr2 |= CSMR_WP;
               break;
       case NAND_CTL_CLRWP:
               fbcs->csmr2 &= ~CSMR_WP;
               break;
       }
       this->IO_ADDR_W = (void __iomem *)(nand_baseaddr);
}

static void nand_write_byte(struct mtd_info *mtdinfo, u_char byte)
{
       struct nand_chip *this = mtdinfo->priv;
       *((volatile u8 *)(this->IO_ADDR_W)) = byte;
}

static u8 nand_read_byte(struct mtd_info *mtdinfo)
{
       struct nand_chip *this = mtdinfo->priv;
       return (u8) (*((volatile u8 *)this->IO_ADDR_R));
}

static int nand_dev_ready(struct mtd_info *mtdinfo)
{
       return 1;
}

int board_nand_init(struct nand_chip *nand)
{
       volatile gpio_t *gpio = (gpio_t *) MMAP_GPIO;

       *((volatile u16 *)CFG_LATCH_ADDR) |= 0x0004;

       /* set up pin configuration */
       gpio->par_timer &= ~GPIO_PAR_TIN3_TIN3;
       gpio->pddr_timer |= 0x08;
       gpio->ppd_timer |= 0x08;
       gpio->pclrr_timer = 0;
       gpio->podr_timer = 0;

       nand->chip_delay = 50;
       nand->eccmode = NAND_ECC_SOFT;
       nand->hwcontrol = nand_hwcontrol;
       nand->read_byte = nand_read_byte;
       nand->write_byte = nand_write_byte;
       nand->dev_ready = nand_dev_ready;

       return 0;
}
#endif