summaryrefslogtreecommitdiff
path: root/arch/x86/cpu/ivybridge/sdram.c
Commit message (Expand)AuthorAgeLines
* x86: Set up a shared syscon numbering schemaSimon Glass2016-01-24-3/+3
* x86: ivybridge: Convert report_platform to DM PCI APISimon Glass2016-01-24-1/+1
* x86: ivybridge: Convert SDRAM init to use driver modelSimon Glass2016-01-24-7/+13
* x86: ivybridge: Convert sdram_initialise() to use DM PCI APISimon Glass2016-01-24-9/+10
* x86: ivybridge: Convert dram_init() to use DM PCI APISimon Glass2016-01-24-14/+25
* x86: ivybridge: Enable the MRC cacheBin Meng2015-10-21-8/+2
* x86: ivybridge: Measure the MRC code execution timeSimon Glass2015-10-21-0/+3
* x86: ivybridge: Check the RTC return valueSimon Glass2015-10-21-3/+10
* x86: ivybridge: Use 'ret' instead of 'rcode'Simon Glass2015-10-21-8/+8
* x86: ivybridge: Correct two typos for MRCBin Meng2015-10-21-2/+2
* x86: Use struct mrc_region to describe a mrc regionBin Meng2015-10-21-1/+1
* x86: ivybridge: Use APIs provided in the mrccache libBin Meng2015-10-21-108/+4
* x86: Move mrccache.[c|h] to a common placeBin Meng2015-10-21-1/+1
* x86: Enable DM RTC support for all x86 boardsBin Meng2015-07-28-8/+24
* x86: ivybridge: Use reset_cpu()Simon Glass2015-04-29-2/+1
* dm: x86: spi: Convert ICH SPI driver to driver modelSimon Glass2015-04-18-7/+10
* x86: Add a x86_ prefix to the x86-specific PCI functionsSimon Glass2015-04-16-10/+10
* x86: Rename MMCONF_BASE_ADDRESS and make it common across x86Simon Glass2015-02-05-1/+1
* x86: Implement a cache for Memory Reference Code parametersSimon Glass2015-01-24-0/+253
* x86: ivybridge: Request MTRRs for DRAM regionsSimon Glass2015-01-13-0/+10
* x86: Use consistent name XXX_ADDR for binary blob flash addressBin Meng2014-12-18-1/+1
* x86: ivybridge: Implement SDRAM initSimon Glass2014-11-21-1/+552
* x86: Add chromebook_link boardSimon Glass2014-11-21-0/+20