diff options
author | SRICHARAN R <r.sricharan@ti.com> | 2013-10-17 16:35:38 +0530 |
---|---|---|
committer | Tom Rini <trini@ti.com> | 2013-11-01 15:56:00 -0400 |
commit | 42d4f37b790307987bd2f7cc569238b6b515149d (patch) | |
tree | 5305b0d6ff370d753de1a217d08cd33efec0c765 /arch/arm/include/asm/arch-omap3/clocks_omap3.h | |
parent | f9f6686ff8ad3cbc860a51aa2b6b6def4188f15b (diff) | |
download | u-boot-imx-42d4f37b790307987bd2f7cc569238b6b515149d.zip u-boot-imx-42d4f37b790307987bd2f7cc569238b6b515149d.tar.gz u-boot-imx-42d4f37b790307987bd2f7cc569238b6b515149d.tar.bz2 |
ARM: OMAP5: DDR3: Change io settings
The change from 0x64656465 to 0x64646464 is to remove the weak pull
enabled on DQS, nDQS lines. This pulls the differential signals in the
same direction which is not intended. So disabling the weak pulls improves
signal integrity.
On the uEVM there are 4 DDR3 devices. The VREF for 2 of the devices is powered by
the OMAP's VREF_CA_OUT pins. The VREF on the other 2 devices is powered by the OMAP's
VREF_DQ_OUT pins. So the net effect here is that only half of the DDR3 devices were being
supplied a VREF! This was clearly a mistake. The second change improves the robustness of
the interface and was specifically seen to cure corruption observed at high temperatures
on some boards.
With the above two changes better memory stability was observed with extended
temperature ranges around 100C.
Signed-off-by: Sricharan R <r.sricharan@ti.com>
Diffstat (limited to 'arch/arm/include/asm/arch-omap3/clocks_omap3.h')
0 files changed, 0 insertions, 0 deletions