summaryrefslogtreecommitdiff
path: root/include/asm-arm/cache-cp15.h
blob: 016b00d6389c0a106145efe3eff241c7fa4cf75e (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
/*
 * (C) Copyright 2002
 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
 *
 * Copyright (C) 2008-2011 Freescale Semiconductor, Inc.
 *
 * See file CREDITS for list of people who contributed to this
 * project.
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License as
 * published by the Free Software Foundation; either version 2 of
 * the License, or (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
 * MA 02111-1307 USA
 */

#include <common.h>
#include <asm/system.h>

#if !(defined(CONFIG_SYS_NO_ICACHE) && defined(CONFIG_SYS_NO_DCACHE))
#define cp_delay()	\
{	\
	volatile int i;	\
	/* copro seems to need some delay between reading and writing */	\
	for (i = 0; i < 100; i++)	\
		nop();	\
}

/* cache_bit must be either CR_I or CR_C */
#define cache_enable(cache_bit)	\
{	\
	uint32_t reg;	\
	reg = get_cr();	/* get control reg. */	\
	set_cr(reg | cache_bit);	\
	cp_delay();	\
}

/* cache_bit must be either CR_I or CR_C */
#define cache_disable(cache_bit)	\
{	\
	uint32_t reg;	\
	reg = get_cr();	\
	set_cr(reg & ~cache_bit);	\
	cp_delay();	\
}

#endif

#ifdef CONFIG_SYS_NO_ICACHE
#define icache_enable()

#define icache_disable()

#define icache_status()
#else
#define icache_enable()		(cache_enable(CR_I))

#define icache_disable()	(cache_disable(CR_I))

#define icache_status()		((get_cr() & CR_I) != 0)
#endif

#ifdef CONFIG_SYS_NO_DCACHE
#define dcache_enable()

#define dcache_disable()

#define dcache_status()
#else
#define dcache_enable()		(cache_enable(CR_C))

#define dcache_disable()	\
{	\
	cache_disable(CR_C);	\
}

#define dcache_status()	((get_cr() & CR_C) != 0)

#endif