diff options
author | Jason Jin <Jason.jin@freescale.com> | 2008-09-27 14:40:57 +0800 |
---|---|---|
committer | Andrew Fleming-AFLEMING <afleming@freescale.com> | 2008-10-07 15:37:08 -0500 |
commit | c0391111c33c22fabeddf8f4ca801ec7645b4f5c (patch) | |
tree | 38f34ae2b3cdb04300ee0c5afb08e9317c2e5d05 /include/asm-ppc | |
parent | bac6a1d1fa1cd80aa57881fa9c2152b853cd0ed4 (diff) | |
download | u-boot-imx-c0391111c33c22fabeddf8f4ca801ec7645b4f5c.zip u-boot-imx-c0391111c33c22fabeddf8f4ca801ec7645b4f5c.tar.gz u-boot-imx-c0391111c33c22fabeddf8f4ca801ec7645b4f5c.tar.bz2 |
Fix the incorrect DDR clk freq reporting on 8536DS
On 8536DS board, When the DDR clk is set async mode(SW3[6:8] != 111),
The display is still sync mode DDR freq. This patch try to fix
this. The display DDR freq is now the actual freq in both
sync and async mode.
Signed-off-by: Jason Jin <Jason.jin@freescale.com>
Diffstat (limited to 'include/asm-ppc')
-rw-r--r-- | include/asm-ppc/immap_85xx.h | 7 |
1 files changed, 7 insertions, 0 deletions
diff --git a/include/asm-ppc/immap_85xx.h b/include/asm-ppc/immap_85xx.h index 559d6ea..50c9dde 100644 --- a/include/asm-ppc/immap_85xx.h +++ b/include/asm-ppc/immap_85xx.h @@ -1552,6 +1552,13 @@ typedef struct par_io { */ typedef struct ccsr_gur { uint porpllsr; /* 0xe0000 - POR PLL ratio status register */ +#ifdef CONFIG_MPC8536 +#define MPC85xx_PORPLLSR_DDR_RATIO 0x3e000000 +#define MPC85xx_PORPLLSR_DDR_RATIO_SHIFT 25 +#else +#define MPC85xx_PORPLLSR_DDR_RATIO 0x00003e00 +#define MPC85xx_PORPLLSR_DDR_RATIO_SHIFT 9 +#endif uint porbmsr; /* 0xe0004 - POR boot mode status register */ #define MPC85xx_PORBMSR_HA 0x00070000 uint porimpscr; /* 0xe0008 - POR I/O impedance status and control register */ |