diff options
author | Stefan Roese <sr@denx.de> | 2007-03-06 07:47:04 +0100 |
---|---|---|
committer | Stefan Roese <sr@denx.de> | 2007-03-06 07:47:04 +0100 |
commit | 07b7b0037aac5102939917d7cbe561b5c0d5aa44 (patch) | |
tree | f9dee6436517274555fea9d0bc551f221a9d0640 /doc/README.mpc85xxads | |
parent | fdd1d6dcc97c595bd9d598ed3b22a7038781272c (diff) | |
download | u-boot-imx-07b7b0037aac5102939917d7cbe561b5c0d5aa44.zip u-boot-imx-07b7b0037aac5102939917d7cbe561b5c0d5aa44.tar.gz u-boot-imx-07b7b0037aac5102939917d7cbe561b5c0d5aa44.tar.bz2 |
[PATCH] Speed optimization of AMCC Sequoia/Rainier DDR2 setup
As provided by the AMCC applications team, this patch optimizes the
DDR2 setup for 166MHz bus speed. The values provided are also save
to use on a "normal" 133MHz PLB bus system. Only the refresh counter
setup has to be adjusted as done in this patch.
For this the NAND booting version had to include the "speed.c" file
from the cpu/ppc4xx directory. With this addition the NAND SPL image
will just fit into the 4kbytes of program space. gcc version 4.x as
provided with ELDK 4.x is needed to generate this optimized code.
Signed-off-by: Stefan Roese <sr@denx.de>
Diffstat (limited to 'doc/README.mpc85xxads')
0 files changed, 0 insertions, 0 deletions