summaryrefslogtreecommitdiff
path: root/cpu/mpc83xx
diff options
context:
space:
mode:
authorYuri Tikhonov <yur@emcraft.com>2008-10-17 12:54:18 +0200
committerWolfgang Denk <wd@denx.de>2008-10-17 13:02:42 +0200
commitbf29e0ea0af03d593c64614136acc723a7a022a2 (patch)
tree118a069b493e29e96192ac1d50c08d913509d6da /cpu/mpc83xx
parentf7d190b1c0b3ab7fc53074ad2862f7de99de37ff (diff)
downloadu-boot-imx-bf29e0ea0af03d593c64614136acc723a7a022a2.zip
u-boot-imx-bf29e0ea0af03d593c64614136acc723a7a022a2.tar.gz
u-boot-imx-bf29e0ea0af03d593c64614136acc723a7a022a2.tar.bz2
ppc4xx: PPC44x MQ initialization
Set the MQ Read Passing & MCIF Cycle limits to the recommended by AMCC values. This fixes the occasional 440SPe hard locking issues when the 440SPe's dedicated DMA engines are used (e.g. by the h/w accelerated RAID driver). Previously the appropriate initialization had been made in Linux, by the ppc440spe ADMA driver, which is wrong because modifying the MQ configuration registers after normal operation has begun is not supported and could have unpredictable results. Comment from Stefan: This patch doesn't change the resulting value of the MQ registers. It explicitly sets/clears all bits to the desired state which better documents the resulting register value instead of relying on pre-set default values. Signed-off-by: Yuri Tikhonov <yur@emcraft.com> Signed-off-by: Stefan Roese <sr@denx.de>
Diffstat (limited to 'cpu/mpc83xx')
0 files changed, 0 insertions, 0 deletions