summaryrefslogtreecommitdiff
path: root/cpu/mpc83xx
diff options
context:
space:
mode:
authorJoe D'Abbraccio <ljd015@freescale.com>2008-03-24 13:00:59 -0400
committerKim Phillips <kim.phillips@freescale.com>2008-03-25 19:16:48 -0500
commit507e2d79c91441a0bb2cd3d0c31c8bfe3f8cec07 (patch)
tree387333d74f0a89108de998422da7c5efb4c5ea91 /cpu/mpc83xx
parenta7ba32d480a86db5db8dcd8ca66b21b4cadda923 (diff)
downloadu-boot-imx-507e2d79c91441a0bb2cd3d0c31c8bfe3f8cec07.zip
u-boot-imx-507e2d79c91441a0bb2cd3d0c31c8bfe3f8cec07.tar.gz
u-boot-imx-507e2d79c91441a0bb2cd3d0c31c8bfe3f8cec07.tar.bz2
Modified the DDR SDRAM clock control register to delay MCK/MCK_B 3/4 clock
With the original value of 1/2 clock cycle delay, the system ran relatively stable except when we run benchmarks that are intensive users of memory. When I run samba connected disk with a HDBENCH test, the system locks-up or reboots sporadically. Signed-off by: Joe D'Abbraccio <Joe.D'abbraccio@freescale.com>
Diffstat (limited to 'cpu/mpc83xx')
0 files changed, 0 insertions, 0 deletions