summaryrefslogtreecommitdiff
path: root/cpu/mips
diff options
context:
space:
mode:
authorWheatley Travis <Travis.Wheatley@freescale.com>2008-05-02 13:35:15 -0700
committerWolfgang Denk <wd@denx.de>2008-05-09 20:46:48 +0200
commitf5a24259190c388c2527bdc49fee34577d862cc7 (patch)
treee77d0df2fc72dfd1a26c993785dae2250738eb2d /cpu/mips
parent4d31cdc45d3592a5545a649fb5a24b458a4e4b72 (diff)
downloadu-boot-imx-f5a24259190c388c2527bdc49fee34577d862cc7.zip
u-boot-imx-f5a24259190c388c2527bdc49fee34577d862cc7.tar.gz
u-boot-imx-f5a24259190c388c2527bdc49fee34577d862cc7.tar.bz2
7450 and 86xx L2 cache invalidate bug corrections
The 7610 and related parts have an L2IP bit in the L2CR that is monitored to signal when the L2 cache invalidate is complete whereas the 7450 and related parts utilize L2I for this purpose. However, the current code does not account for this difference. Additionally the 86xx L2 cache invalidate code used an "andi" instruction where an "andis" instruction should have been used. This patch addresses both of these bugs. Signed-off-by: Travis Wheatley <travis.wheatley@freescale.com> Acked-By: Jon Loeliger <jdl@freescale.com>
Diffstat (limited to 'cpu/mips')
0 files changed, 0 insertions, 0 deletions