summaryrefslogtreecommitdiff
path: root/cmd/yaffs2.c
diff options
context:
space:
mode:
authorYe Li <ye.li@nxp.com>2016-11-24 10:36:51 +0800
committerYe Li <ye.li@nxp.com>2016-11-24 10:36:51 +0800
commit8e0351e7d524a1d53b596710972e074487d9d1fe (patch)
tree38b30017a1762b31b00944e6b2eaa490341dceeb /cmd/yaffs2.c
parent8adb838b9d9b7109cd50965c624f279aa6a74673 (diff)
downloadu-boot-imx-8e0351e7d524a1d53b596710972e074487d9d1fe.zip
u-boot-imx-8e0351e7d524a1d53b596710972e074487d9d1fe.tar.gz
u-boot-imx-8e0351e7d524a1d53b596710972e074487d9d1fe.tar.bz2
MLK-13508-2 mx6sllarm2: Update DDR script to v2.3
DDR scripts are updated to fix DQS gating issue commonly for LPDDR2 and LPDDR3. That DQS sampling may have problem after enabling the SDE_0/SDE_1 in MDCTL. Changes: -Based on V2.2, move the "Read DQS Gating Disable" to the step after "MR setting", to avoid potential DDR initializaiton failures (especially in Plugin Mode). File: http://compass.freescale.net/livelink/livelink?func=ll&objid=235701297&objAction=browse&sort=name&viewType=1 Test: Passed stress test on 1 LPDDR2 ARM2 board and 1 LPDDR3 ARM2 board. Signed-off-by: Ye Li <ye.li@nxp.com>
Diffstat (limited to 'cmd/yaffs2.c')
0 files changed, 0 insertions, 0 deletions