diff options
author | Jason Liu <r64343@freescale.com> | 2012-10-11 17:10:00 +0800 |
---|---|---|
committer | Jason Liu <r64343@freescale.com> | 2012-10-11 18:00:26 +0800 |
commit | 31f0941821d315435348f7ee00ef79b94cf9daec (patch) | |
tree | 1fa148e70cf65bf82231219e89ee39f141a76e36 /board | |
parent | 306f1510e63b6d3dd793dbef0b05cda6c92078e9 (diff) | |
download | u-boot-imx-31f0941821d315435348f7ee00ef79b94cf9daec.zip u-boot-imx-31f0941821d315435348f7ee00ef79b94cf9daec.tar.gz u-boot-imx-31f0941821d315435348f7ee00ef79b94cf9daec.tar.bz2 |
ENGR00228238 i.mx6/i.mx6dl: sabresd: add solo-ddr32bit support
This patch adds the solo-ddr32bit config support. The DDR script got from:
http://compass.freescale.net/livelink/livelink/227589697/
MX6DL_init_DDR3_400MHz_32bit_For_SD_1.0.inc.txt?func=doc.Fetch&nodeid=227589697
Signed-off-by: Jason Liu <r64343@freescale.com>
Diffstat (limited to 'board')
-rw-r--r-- | board/freescale/mx6q_sabresd/flash_header.S | 127 |
1 files changed, 125 insertions, 2 deletions
diff --git a/board/freescale/mx6q_sabresd/flash_header.S b/board/freescale/mx6q_sabresd/flash_header.S index 5025446..2064159 100644 --- a/board/freescale/mx6q_sabresd/flash_header.S +++ b/board/freescale/mx6q_sabresd/flash_header.S @@ -54,6 +54,129 @@ image_len: .word _end_of_copy - TEXT_BASE + CONFIG_FLASH_HEADER_OFFSET plugin: .word 0x0 #if defined CONFIG_MX6DL_DDR3 +#if defined CONFIG_DDR_32BIT +dcd_hdr: .word 0x406802D2 /* Tag=0xD2, Len=76*8 + 4 + 4, Ver=0x40 */ +write_dcd_cmd: .word 0x046402CC /* Tag=0xCC, Len=76*8 + 4, Param=0x04 */ + +# IOMUXC_BASE_ADDR = 0x20e0000 +# DDR IO TYPE +MXC_DCD_ITEM(1, IOMUXC_BASE_ADDR + 0x774, 0x000c0000) +MXC_DCD_ITEM(2, IOMUXC_BASE_ADDR + 0x754, 0x00000000) +# Clock +MXC_DCD_ITEM(3, IOMUXC_BASE_ADDR + 0x4ac, 0x00000030) +MXC_DCD_ITEM(4, IOMUXC_BASE_ADDR + 0x4b0, 0x00000030) +# Address +MXC_DCD_ITEM(5, IOMUXC_BASE_ADDR + 0x464, 0x00000030) +MXC_DCD_ITEM(6, IOMUXC_BASE_ADDR + 0x490, 0x00000030) +MXC_DCD_ITEM(7, IOMUXC_BASE_ADDR + 0x74c, 0x00000030) +# Control +MXC_DCD_ITEM(8, IOMUXC_BASE_ADDR + 0x494, 0x00000030) +MXC_DCD_ITEM(9, IOMUXC_BASE_ADDR + 0x4a4, 0x00003000) +MXC_DCD_ITEM(10, IOMUXC_BASE_ADDR + 0x4a8, 0x00003000) +MXC_DCD_ITEM(11, IOMUXC_BASE_ADDR + 0x4a0, 0x00000000) +MXC_DCD_ITEM(12, IOMUXC_BASE_ADDR + 0x4b4, 0x00003030) +MXC_DCD_ITEM(13, IOMUXC_BASE_ADDR + 0x4b8, 0x00003030) +MXC_DCD_ITEM(14, IOMUXC_BASE_ADDR + 0x76c, 0x00000030) +# Data Strobe: IOMUXC_SW_PAD_CTL_GRP_DDRMODE_CTL - DDR_INPUT=0, CMOS, +# CMOS mode saves power, but have less timing margin in case of DDR +# timing issue on your board you can try DDR_MODE: [= 0x00020000] +MXC_DCD_ITEM(15, IOMUXC_BASE_ADDR + 0x750, 0x00000000) + +MXC_DCD_ITEM(16, IOMUXC_BASE_ADDR + 0x4bc, 0x00000030) +MXC_DCD_ITEM(17, IOMUXC_BASE_ADDR + 0x4c0, 0x00000030) +MXC_DCD_ITEM(18, IOMUXC_BASE_ADDR + 0x4c4, 0x00000030) +MXC_DCD_ITEM(19, IOMUXC_BASE_ADDR + 0x4c8, 0x00000030) +MXC_DCD_ITEM(20, IOMUXC_BASE_ADDR + 0x4cc, 0x00000000) +MXC_DCD_ITEM(21, IOMUXC_BASE_ADDR + 0x4d0, 0x00000000) +MXC_DCD_ITEM(22, IOMUXC_BASE_ADDR + 0x4d4, 0x00000000) +MXC_DCD_ITEM(23, IOMUXC_BASE_ADDR + 0x4d8, 0x00000000) +# DATA:IOMUXC_SW_PAD_CTL_GRP_DDRMODE - DDR_INPUT=0, CMOS, +# CMOS mode saves power, but have less timing margin in case of DDR +# timing issue on your board you can try DDR_MODE: [= 0x00020000] + +MXC_DCD_ITEM(24, IOMUXC_BASE_ADDR + 0x760, 0x00000000) + +MXC_DCD_ITEM(25, IOMUXC_BASE_ADDR + 0x764, 0x00000030) +MXC_DCD_ITEM(26, IOMUXC_BASE_ADDR + 0x770, 0x00000030) +MXC_DCD_ITEM(27, IOMUXC_BASE_ADDR + 0x778, 0x00000030) +MXC_DCD_ITEM(28, IOMUXC_BASE_ADDR + 0x77c, 0x00000030) +MXC_DCD_ITEM(29, IOMUXC_BASE_ADDR + 0x780, 0x00000000) +MXC_DCD_ITEM(30, IOMUXC_BASE_ADDR + 0x784, 0x00000000) +MXC_DCD_ITEM(31, IOMUXC_BASE_ADDR + 0x78c, 0x00000000) +MXC_DCD_ITEM(32, IOMUXC_BASE_ADDR + 0x748, 0x00000000) + +MXC_DCD_ITEM(33, IOMUXC_BASE_ADDR + 0x470, 0x00000030) +MXC_DCD_ITEM(34, IOMUXC_BASE_ADDR + 0x474, 0x00000030) +MXC_DCD_ITEM(35, IOMUXC_BASE_ADDR + 0x478, 0x00000030) +MXC_DCD_ITEM(36, IOMUXC_BASE_ADDR + 0x47c, 0x00000030) +MXC_DCD_ITEM(37, IOMUXC_BASE_ADDR + 0x480, 0x00000000) +MXC_DCD_ITEM(38, IOMUXC_BASE_ADDR + 0x484, 0x00000000) +MXC_DCD_ITEM(39, IOMUXC_BASE_ADDR + 0x488, 0x00000000) +MXC_DCD_ITEM(40, IOMUXC_BASE_ADDR + 0x48c, 0x00000000) + +# MMDC_P0_BASE_ADDR = 0x021b0000 +# MMDC_P1_BASE_ADDR = 0x021b4000 +# Calibrations +# ZQ +MXC_DCD_ITEM(41, MMDC_P0_BASE_ADDR + 0x800, 0xa1390003) +MXC_DCD_ITEM(42, MMDC_P1_BASE_ADDR + 0x800, 0xa1390003) +# write leveling +MXC_DCD_ITEM(43, MMDC_P0_BASE_ADDR + 0x80c, 0x00450049) +MXC_DCD_ITEM(44, MMDC_P0_BASE_ADDR + 0x810, 0x00390043) +# DQS gating, read delay, write delay calibration values +# based on calibration compare of 0x00ffff00 +MXC_DCD_ITEM(45, MMDC_P0_BASE_ADDR + 0x83c, 0x42240229) +MXC_DCD_ITEM(46, MMDC_P0_BASE_ADDR + 0x840, 0x021a0219) +MXC_DCD_ITEM(47, MMDC_P0_BASE_ADDR + 0x848, 0x4e4f5150) +MXC_DCD_ITEM(48, MMDC_P0_BASE_ADDR + 0x850, 0x35363136) +# read data bit delay +MXC_DCD_ITEM(49, MMDC_P0_BASE_ADDR + 0x81c, 0x33333333) +MXC_DCD_ITEM(50, MMDC_P0_BASE_ADDR + 0x820, 0x33333333) +MXC_DCD_ITEM(51, MMDC_P0_BASE_ADDR + 0x824, 0x33333333) +MXC_DCD_ITEM(52, MMDC_P0_BASE_ADDR + 0x828, 0x33333333) +# Complete calibration by forced measurment +MXC_DCD_ITEM(53, MMDC_P0_BASE_ADDR + 0x8b8, 0x00000800) +MXC_DCD_ITEM(54, MMDC_P1_BASE_ADDR + 0x8b8, 0x00000800) +# MMDC init: +# in DDR3, 32-bit mode, only MMDC0 is initiated: +MXC_DCD_ITEM(55, MMDC_P0_BASE_ADDR + 0x004, 0x0002002d) +MXC_DCD_ITEM(56, MMDC_P0_BASE_ADDR + 0x008, 0x00333030) + +MXC_DCD_ITEM(57, MMDC_P0_BASE_ADDR + 0x00c, 0x40445323) +MXC_DCD_ITEM(58, MMDC_P0_BASE_ADDR + 0x010, 0xb66e8c63) + +MXC_DCD_ITEM(59, MMDC_P0_BASE_ADDR + 0x014, 0x01ff00db) +MXC_DCD_ITEM(60, MMDC_P0_BASE_ADDR + 0x018, 0x00001740) +MXC_DCD_ITEM(61, MMDC_P0_BASE_ADDR + 0x01c, 0x00008000) +MXC_DCD_ITEM(62, MMDC_P0_BASE_ADDR + 0x02c, 0x000026d2) +MXC_DCD_ITEM(63, MMDC_P0_BASE_ADDR + 0x030, 0x00440e21) +/* CS0_END - 0x2fffffff, 512M */ +MXC_DCD_ITEM(64, MMDC_P0_BASE_ADDR + 0x040, 0x00000017) + +/* MMDC0_MAARCR ADOPT optimized priorities. Dyn jump disabled */ +MXC_DCD_ITEM(65, MMDC_P0_BASE_ADDR + 0x400, 0x11420000) + +/* MMDC0_MDCTL- row-14bits; col-10bits; burst length 8;32-bit data bus */ +MXC_DCD_ITEM(66, MMDC_P0_BASE_ADDR + 0x000, 0x83190000) + +# Initialize 2GB DDR3 - Micron MT41J128M +# MR2 +MXC_DCD_ITEM(67, MMDC_P0_BASE_ADDR + 0x01c, 0x04008032) +# MR3 +MXC_DCD_ITEM(68, MMDC_P0_BASE_ADDR + 0x01c, 0x00008033) +# MR1 +MXC_DCD_ITEM(69, MMDC_P0_BASE_ADDR + 0x01c, 0x00428031) +# MR0 +MXC_DCD_ITEM(70, MMDC_P0_BASE_ADDR + 0x01c, 0x07208030) +# ZQ calibration +MXC_DCD_ITEM(71, MMDC_P0_BASE_ADDR + 0x01c, 0x04008040) +# final DDR setup +MXC_DCD_ITEM(72, MMDC_P0_BASE_ADDR + 0x020, 0x00005800) +MXC_DCD_ITEM(73, MMDC_P0_BASE_ADDR + 0x818, 0x00000007) +MXC_DCD_ITEM(74, MMDC_P0_BASE_ADDR + 0x004, 0x0002556d) +MXC_DCD_ITEM(75, MMDC_P0_BASE_ADDR + 0x404, 0x00011006) +MXC_DCD_ITEM(76, MMDC_P0_BASE_ADDR + 0x01c, 0x00000000) +#else /* i.MX6DL 64BIT-DDR */ dcd_hdr: .word 0x40E002D2 /* Tag=0xD2, Len=91*8 + 4 + 4, Ver=0x40 */ write_dcd_cmd: .word 0x04DC02CC /* Tag=0xCC, Len=91*8 + 4, Param=0x04 */ @@ -180,8 +303,8 @@ MXC_DCD_ITEM(88, MMDC_P1_BASE_ADDR + 0x818, 0x00000007) MXC_DCD_ITEM(89, MMDC_P0_BASE_ADDR + 0x004, 0x0002556d) MXC_DCD_ITEM(90, MMDC_P1_BASE_ADDR + 0x404, 0x00011006) MXC_DCD_ITEM(91, MMDC_P0_BASE_ADDR + 0x01c, 0x00000000) - -#else +#endif +#else /* i.MX6Q */ dcd_hdr: .word 0x40D802D2 /* Tag=0xD2, Len=90*8 + 4 + 4, Ver=0x40 */ write_dcd_cmd: .word 0x04D402CC /* Tag=0xCC, Len=90*8 + 4, Param=0x04 */ |