summaryrefslogtreecommitdiff
path: root/board/netstal/mcu25/README.txt
diff options
context:
space:
mode:
authorNiklaus Giger <niklaus.giger@netstal.com>2008-02-25 18:46:43 +0100
committerStefan Roese <sr@denx.de>2008-03-15 07:26:32 +0100
commit217d383e201adc7f2271145ae345ea5eae2b7170 (patch)
tree5b85397b26d9d5b4922de57cbd455aa8b0f17541 /board/netstal/mcu25/README.txt
parent75a66dcdb383863ad33f0534cfc27b7a86947dad (diff)
downloadu-boot-imx-217d383e201adc7f2271145ae345ea5eae2b7170.zip
u-boot-imx-217d383e201adc7f2271145ae345ea5eae2b7170.tar.gz
u-boot-imx-217d383e201adc7f2271145ae345ea5eae2b7170.tar.bz2
ppc4xx: Add 405GPr based MCU25 board specific files
Signed-off-by: Niklaus Giger <niklaus.giger@netstal.com>
Diffstat (limited to 'board/netstal/mcu25/README.txt')
-rw-r--r--board/netstal/mcu25/README.txt60
1 files changed, 60 insertions, 0 deletions
diff --git a/board/netstal/mcu25/README.txt b/board/netstal/mcu25/README.txt
new file mode 100644
index 0000000..0b10342
--- /dev/null
+++ b/board/netstal/mcu25/README.txt
@@ -0,0 +1,60 @@
+MCU25 Configuration Details
+
+Memory Bank 0 -- Flash chip
+---------------------------
+
+0xfff00000 - 0xffffffff
+
+The flash chip is really only 512Kbytes, but the high address bit of
+the 1Meg region is ignored, so the flash is replicated through the
+region. Thus, this is consistent with a flash base address 0xfff80000.
+
+The placement at the end is to be consistent with reset behavior,
+where the processor itself initially uses this bus to load the branch
+vector and start running.
+
+On-Chip Memory
+--------------
+
+0xf4000000 - 0xf4000fff
+
+The 405GPr includes a 4K on-chip memory that can be placed however
+software chooses. I choose to place the memory at this address, to
+keep it out of the cachable areas.
+
+
+Internal Peripherals
+--------------------
+
+0xef600300 - 0xef6008ff
+
+These are scattered various peripherals internal to the PPC405GPr
+chip.
+
+Chip-Select 2: Flash Memory
+---------------------------
+
+0x70000000
+
+Chip-Select 3: CAN Interface
+----------------------------
+0x7800000
+
+
+Chip-Select 4: IMC-bus standard
+-------------------------------
+
+Our IO-Bus (slow version)
+
+
+Chip-Select 5: IMC-bus fast (inactive)
+--------------------------------------
+
+Our IO-Bus (fast, but not yet use)
+
+
+Memory Bank 1 -- SDRAM
+-------------------------------------
+
+0x00000000 - 0x2ffffff # Default 64 MB
+