summaryrefslogtreecommitdiff
path: root/board/bf537-pnav
diff options
context:
space:
mode:
authorYe Li <ye.li@nxp.com>2016-10-11 17:20:58 +0800
committerRobby Cai <robby.cai@nxp.com>2016-11-16 16:58:46 +0800
commit8bf9d633b344eaf47490137ab47d172fc87af322 (patch)
tree797ddd669720c16fd7fb240177bd987f63a81508 /board/bf537-pnav
parent508726e1b53e325b764aa354b4dac447c86022ad (diff)
downloadu-boot-imx-8bf9d633b344eaf47490137ab47d172fc87af322.zip
u-boot-imx-8bf9d633b344eaf47490137ab47d172fc87af322.tar.gz
u-boot-imx-8bf9d633b344eaf47490137ab47d172fc87af322.tar.bz2
MLK-13336 mx6sll_arm2: Update LPDDR2 script to v2.1
Changes: Version 2.1 -Issue a Precharge-All command prior to the MRW Reset command. setmem /32 0x021B001C = 0x00008050 // [MMDC_MDSCR] precharge all to CS0 setmem /32 0x021B001C = 0x00008058 // [MMDC_MDSCR] precharge all to CS1 -Update MMDC PHY Read/Write delay-lines Configuration Register according to calibration results setmem /32 0x021B0848 = 0x3A383C40 // [MMDC_MPRDDLCTL] setmem /32 0x021B0850 = 0x242C3020 // [MMDC_MPWRDLCTL] File: http://compass.freescale.net/livelink/livelink?func=ll&objId=235701297&objAction=browse&viewType=1 Test: Passed overnight memtester on one i.MX6SLL LPDDR2 ARM2 board. Signed-off-by: Ye Li <ye.li@nxp.com> (cherry picked from commit 5ad998cbb8698052315d29bffaa4e264ebe4aad4)
Diffstat (limited to 'board/bf537-pnav')
0 files changed, 0 insertions, 0 deletions