summaryrefslogtreecommitdiff
path: root/Makefile
diff options
context:
space:
mode:
authorStephen Warren <swarren@nvidia.com>2014-01-24 12:46:10 -0700
committerTom Warren <twarren@nvidia.com>2014-02-03 09:46:46 -0700
commita4bcd67c72aabfcc2153f4393cd9108b860d9040 (patch)
treec7cfa7874568332256fe6e3c5e41c04f9e6f5bf0 /Makefile
parent41447fb2cf2fbeb448b1d606cb13ca1ae84f9737 (diff)
downloadu-boot-imx-a4bcd67c72aabfcc2153f4393cd9108b860d9040.zip
u-boot-imx-a4bcd67c72aabfcc2153f4393cd9108b860d9040.tar.gz
u-boot-imx-a4bcd67c72aabfcc2153f4393cd9108b860d9040.tar.bz2
ARM: tegra: remove a conditional for CSITE rate
There's already an SoC-specific conditional in cpu.h to determine the PLLP rate. Define the CSITE clock rate inside the same conditional, so that we can remove a conditional from clock_enable_coresight(). This means one less place to update the code for new SoCs. Signed-off-by: Stephen Warren <swarren@nvidia.com> Tested-by: Thierry Reding <treding@nvidia.com> Signed-off-by: Tom Warren <twarren@nvidia.com>
Diffstat (limited to 'Makefile')
0 files changed, 0 insertions, 0 deletions