diff options
author | Ye Li <ye.li@nxp.com> | 2016-05-16 14:04:53 +0800 |
---|---|---|
committer | Ye Li <ye.li@nxp.com> | 2016-05-16 14:12:24 +0800 |
commit | 7f00c72e17e4e440df62aa4945a619fdbc9cfd8f (patch) | |
tree | 975d4b0cc70d229311e40d3b466ec5162b48c9dd | |
parent | 7004df470b907d5414fadf0aac70b6b65cdc68d8 (diff) | |
download | u-boot-imx-7f00c72e17e4e440df62aa4945a619fdbc9cfd8f.zip u-boot-imx-7f00c72e17e4e440df62aa4945a619fdbc9cfd8f.tar.gz u-boot-imx-7f00c72e17e4e440df62aa4945a619fdbc9cfd8f.tar.bz2 |
MLK-12791 mx6qpsabresd: Change ENET TXCLK clock from PLL
In u-boot, i.MX6QP sabresd board uses 125Mhz ref clock from PHY,
While kernel uses the clock from internal PLL by setting GPR5 bit 9.
When doing warm reset in kernel, the GPR regigster is not reset, so
the clock source still is the PLL. This causes ENET in u-boot can't work.
In this patch, we change the u-boot to use internal PLL to align with
kernel for i.MX6QP. This also fixes the ENET issue after kernel warm reset.
Signed-off-by: Ye Li <ye.li@nxp.com>
-rw-r--r-- | board/freescale/mx6sabresd/mx6sabresd.c | 10 |
1 files changed, 10 insertions, 0 deletions
diff --git a/board/freescale/mx6sabresd/mx6sabresd.c b/board/freescale/mx6sabresd/mx6sabresd.c index b7afb28..527092e 100644 --- a/board/freescale/mx6sabresd/mx6sabresd.c +++ b/board/freescale/mx6sabresd/mx6sabresd.c @@ -805,6 +805,16 @@ int overwrite_console(void) int board_eth_init(bd_t *bis) { + if (is_mx6dqp()) { + int ret; + + /* select ENET MAC0 TX clock from PLL */ + imx_iomux_set_gpr_register(5, 9, 1, 1); + ret = enable_fec_anatop_clock(0, ENET_125MHZ); + if (ret) + printf("Error fec anatop clock settings!\n"); + } + setup_iomux_enet(); setup_pcie(); |