summaryrefslogtreecommitdiff
diff options
context:
space:
mode:
authorHuang Shijie <b32955@freescale.com>2010-09-19 17:02:50 +0800
committerHuang Shijie <b32955@freescale.com>2010-09-19 17:02:50 +0800
commit1e981afa607f3e04691fa8f05dc7c37070702845 (patch)
treea534fb04c752893a5012d06e30554daaba09e030
parente690b07341aa9993586f203bdf4c0428924ced17 (diff)
downloadu-boot-imx-1e981afa607f3e04691fa8f05dc7c37070702845.zip
u-boot-imx-1e981afa607f3e04691fa8f05dc7c37070702845.tar.gz
u-boot-imx-1e981afa607f3e04691fa8f05dc7c37070702845.tar.bz2
ENGR00131712 UBOOT:add DDR2 support for IMX50
add DDR2 support for U-BOOT. The infomation about the init script: Date : Aug-30,2010 Author : Tommy Version: 0.1 please check : http://compass.freescale.net/doc/219931536/Codex_DDR2_266MHz.inc.txt Signed-off-by: Huang Shijie <b32955@freescale.com>
-rw-r--r--Makefile1
-rw-r--r--board/freescale/mx50_arm2/flash_header.S425
-rw-r--r--include/configs/mx50_arm2_ddr2.h286
3 files changed, 712 insertions, 0 deletions
diff --git a/Makefile b/Makefile
index b4923bf..9e4ce95 100644
--- a/Makefile
+++ b/Makefile
@@ -3248,6 +3248,7 @@ mx35_3stack_mmc_config: unconfig
@$(MKCONFIG) $(@:_config=) arm arm1136 mx35_3stack freescale mx35
mx50_arm2_lpddr2_config \
+mx50_arm2_ddr2_config \
mx50_arm2_iram_config \
mx50_arm2_config \
mx50_arm2_mfg_config : unconfig
diff --git a/board/freescale/mx50_arm2/flash_header.S b/board/freescale/mx50_arm2/flash_header.S
index 3e44451..8b0edca 100644
--- a/board/freescale/mx50_arm2/flash_header.S
+++ b/board/freescale/mx50_arm2/flash_header.S
@@ -60,6 +60,7 @@ plugin2: .long 0x0
*===========================================================================*/
plugin_start:
+
/* Save the return address and the function arguments */
push {r0-r2, lr}
@@ -416,6 +417,430 @@ wait_pll1_lock:
ldr r1, [r0, #0xa8]
ands r1, r1, #0x10
beq 1b
+
+#elif defined(CONFIG_DDR2)
+
+/* DDR clock setting -- Set DDR to be div 3 to get 266MHz */
+ ldr r0, =CCM_BASE_ADDR
+ ldr r1, =0xA0000043
+ str r1, [r0, #0x94]
+
+/* DDR clock from PLL1 */
+ ldr r1, =0x00000803
+ str r1, [r0, #0x90]
+
+/* ---------- IOMUX SETUP ---------- */
+/* 0x53fa86ac = 0x02000000 IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE, ddr_sel=2'b01*/
+ ldr r0, =0x53fa8600
+ mov r1, #0x02000000
+ mov r3, #0x00200000
+ mov r2, #0x0
+ str r1, [r0, #0xac]
+/* These DSE values seem to make thing work */
+/* 0x53fa86a4 = 0x00200000 IOMUXC_SW_PAD_CTL_GRP_CTLDS, dse=3'b100*/
+ str r3, [r0, #0xa4]
+/* 0x53fa8668 = 0x00200000 IOMUXC_SW_PAD_CTL_GRP_ADDDS, dse=3'b100*/
+ str r3, [r0, #0x68]
+/* 0x53fa8698 = 0x00200000 IOMUXC_SW_PAD_CTL_GRP_B0DS, dse=3'b100*/
+ str r3, [r0, #0x98]
+/* 0x53fa86a0 = 0x00200000 IOMUXC_SW_PAD_CTL_GRP_B1DS, dse=3'b100*/
+ str r3, [r0, #0xa0]
+/* 0x53fa86a8 = 0x00200000 IOMUXC_SW_PAD_CTL_GRP_B2DS, dse=3'b100*/
+ str r3, [r0, #0xa8]
+/* 0x53fa86b4 = 0x00200000 IOMUXC_SW_PAD_CTL_GRP_B3DS, dse=3'b100*/
+ str r3, [r0, #0xb4]
+/* 0x53fa8498 = 0x00200000 IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCLK_1 */
+ ldr r0, =0x53fa8400
+ str r3, [r0, #0x98]
+/* 0x53fa849c = 0x00200000 IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCLK_0 */
+ str r3, [r0, #0x9c]
+/* 0x53fa84f0 = 0x00200000 IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM0, dse=3'b100*/
+ str r3, [r0, #0xf0]
+/* 0x53fa8500 = 0x00200000 IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM1, dse=3'b100*/
+ ldr r0, =0x53fa8500
+ str r3, [r0, #0x00]
+/* 0x53fa84c8 = 0x00200000 IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM2, dse=3'b100*/
+ ldr r0, =0x53fa8400
+ str r3, [r0, #0xc8]
+/* 0x53fa8528 = 0x00200000 IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM3, dse=3'b100*/
+ ldr r0, =0x53fa8500
+ str r3, [r0, #0x28]
+
+/* 0x53fa84f4 = 0x00200080
+ IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS0, dse=3'b100 , pke=1, pue=1
+ */
+ ldr r0, =0x53fa8400
+ orr r3, r3,#0x00000080
+ str r3, [r0, #0xf4]
+
+/* 0x53fa84fc = 0x00200080
+ IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS1, dse=3'b100 , pke=1, pue=1
+ */
+ str r3, [r0, #0xfc]
+
+/* 0x53fa84cc = 0x00200080
+ IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS2, dse=3'b100 , pke=1, pue=1
+ */
+ str r3, [r0, #0xcc]
+ ldr r0, =0x53fa8500
+
+/* 0x53fa8524 = 0x00200080
+ IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS3, dse=3'b100 , pke=1, pue=1
+ */
+ str r3, [r0, #0x24]
+
+/* ---------- DDR SETUP ---------- */
+/* ldr r0, =CSP_BASE_REG_PA_DATABAHN */
+ ldr r0, =0x14000000
+
+/* CTL setting */
+/* setmem /32 0x14000000 = 0x00000400 */
+ ldr r1, =0x00000400
+ str r1, [r0, #0x0]
+/* setmem /32 0x14000004 = 0x00000000 */
+ ldr r1, =0x00000000
+ str r1, [r0, #0x4]
+/* setmem /32 0x14000008 = 0x0000d056 */
+ ldr r1, =0x0000d056
+ str r1, [r0, #0x8]
+/* setmem /32 0x1400000c = 0x00000000 */
+ ldr r1, =0x00000000
+ str r1, [r0, #0xc]
+/* setmem /32 0x14000010 = 0x00000000 */
+ ldr r1, =0x00000000
+ str r1, [r0, #0x10]
+/* setmem /32 0x14000014 = 0x02000000 */
+ ldr r1, =0x02000000
+ str r1, [r0, #0x14]
+/* setmem /32 0x14000018 = 0x02030808 */
+ ldr r1, =0x02030808
+ str r1, [r0, #0x18]
+/* setmem /32 0x1400001c = 0x0c100302 */
+ ldr r1, =0x0c100302
+ str r1, [r0, #0x1c]
+/* setmem /32 0x14000020 = 0x02020402 */
+ ldr r1, =0x02020402
+ str r1, [r0, #0x20]
+/* setmem /32 0x14000024 = 0x0048eb04 */
+ ldr r1, =0x0048eb04
+ str r1, [r0, #0x24]
+/* setmem /32 0x14000028 = 0x01000303 */
+ ldr r1, =0x01000303
+ str r1, [r0, #0x28]
+/* setmem /32 0x1400002c = 0x08040401 */
+ ldr r1, =0x08040401
+ str r1, [r0, #0x2c]
+/* setmem /32 0x14000030 = 0x000000c8 */
+ ldr r1, =0x000000c8
+ str r1, [r0, #0x30]
+/* setmem /32 0x14000034 = 0x006b0c02 */
+ ldr r1, =0x006b0c02
+ str r1, [r0, #0x34]
+/* setmem /32 0x14000038 = 0x00000005 */
+ ldr r1, =0x00000005
+ str r1, [r0, #0x38]
+/* setmem /32 0x1400003c = 0x00003401 */
+ ldr r1, =0x00003401
+ str r1, [r0, #0x3c]
+/* setmem /32 0x14000040 = 0x0005081b */
+ ldr r1, =0x0005081b
+ str r1, [r0, #0x40]
+/* setmem /32 0x14000044 = 0x00000000 */
+ ldr r1, =0x00000000
+ str r1, [r0, #0x44]
+/* setmem /32 0x14000048 = 0x003700c8 */
+ ldr r1, =0x003700c8
+ str r1, [r0, #0x48]
+/* setmem /32 0x1400004c = 0x00010000 */
+ ldr r1, =0x00010000
+ str r1, [r0, #0x4c]
+/* setmem /32 0x14000050 = 0x00000000 */
+ ldr r1, =0x00000000
+ str r1, [r0, #0x50]
+/* setmem /32 0x14000054 = 0x00000000 */
+ ldr r1, =0x00000000
+ str r1, [r0, #0x54]
+/* setmem /32 0x14000058 = 0x00000000 */
+ ldr r1, =0x00000000
+ str r1, [r0, #0x58]
+/* setmem /32 0x1400005c = 0x03000000 */
+ ldr r1, =0x03000000
+ str r1, [r0, #0x5c]
+/* setmem /32 0x14000060 = 0x00000003 */
+ ldr r1, =0x00000003
+ str r1, [r0, #0x60]
+/* setmem /32 0x14000064 = 0x00000000 */
+ ldr r1, =0x00000000
+ str r1, [r0, #0x64]
+/* setmem /32 0x14000068 = 0x06420000 */
+ ldr r1, =0x06420000
+ str r1, [r0, #0x68]
+/* setmem /32 0x1400006c = 0x00000000 */
+ ldr r1, =0x00000000
+ str r1, [r0, #0x6c]
+/* setmem /32 0x14000070 = 0x00000000 */
+ ldr r1, =0x00000000
+ str r1, [r0, #0x70]
+/* setmem /32 0x14000074 = 0x06420000 */
+ ldr r1, =0x06420000
+ str r1, [r0, #0x74]
+/* setmem /32 0x14000078 = 0x00000004 */
+ ldr r1, =0x00000004
+ str r1, [r0, #0x78]
+/* setmem /32 0x1400007c = 0x00000000 */
+ ldr r1, =0x00000000
+ str r1, [r0, #0x7c]
+/* setmem /32 0x14000080 = 0x02000000 */
+ ldr r1, =0x02000000
+ str r1, [r0, #0x80]
+/* setmem /32 0x14000084 = 0x00000100 */
+ ldr r1, =0x00000100
+ str r1, [r0, #0x84]
+/* setmem /32 0x14000088 = 0x02400040 */
+ ldr r1, =0x02400040
+ str r1, [r0, #0x88]
+/* setmem /32 0x1400008c = 0x01000000 */
+ ldr r1, =0x01000000
+ str r1, [r0, #0x8c]
+/* setmem /32 0x14000090 = 0x0a000101 */
+ ldr r1, =0x0a000101
+ str r1, [r0, #0x90]
+/* setmem /32 0x14000094 = 0x01011f1f */
+ ldr r1, =0x01011f1f
+ str r1, [r0, #0x94]
+/* setmem /32 0x14000098 = 0x01010101 */
+ ldr r1, =0x01010101
+ str r1, [r0, #0x98]
+/* setmem /32 0x1400009c = 0x00030103 */
+ ldr r1, =0x00030103
+ str r1, [r0, #0x9c]
+/* setmem /32 0x140000a0 = 0x00000000 */
+ ldr r1, =0x00000000
+ str r1, [r0, #0xa0]
+/* setmem /32 0x140000a4 = 0x00010000 */
+ ldr r1, =0x00010000
+ str r1, [r0, #0xa4]
+/* setmem /32 0x140000a8 = 0x00000000 */
+ ldr r1, =0x00000000
+ str r1, [r0, #0xa8]
+/* setmem /32 0x140000ac = 0x0000ffff */
+ ldr r1, =0x0000ffff
+ str r1, [r0, #0xac]
+/* setmem /32 0x140000b0 = 0x00000000 */
+ ldr r1, =0x00000000
+ str r1, [r0, #0xb0]
+/* setmem /32 0x140000b4 = 0x00000000 */
+ ldr r1, =0x00000000
+ str r1, [r0, #0xb4]
+/* setmem /32 0x140000b8 = 0x00000000 */
+ ldr r1, =0x00000000
+ str r1, [r0, #0xb8]
+/* setmem /32 0x140000bc = 0x00000000 */
+ ldr r1, =0x00000000
+ str r1, [r0, #0xbc]
+/* setmem /32 0x140000c0 = 0x00000000 */
+ ldr r1, =0x00000000
+ str r1, [r0, #0xc0]
+/* setmem /32 0x140000c4 = 0x00000000 */
+ ldr r1, =0x00000000
+ str r1, [r0, #0xc4]
+/* setmem /32 0x140000c8 = 0x02020101 */
+ ldr r1, =0x02020101
+ str r1, [r0, #0xc8]
+/* setmem /32 0x140000cc = 0x01000000 */
+ ldr r1, =0x01000000
+ str r1, [r0, #0xcc]
+/* setmem /32 0x140000d0 = 0x01010201 */
+ ldr r1, =0x01010201
+ str r1, [r0, #0xd0]
+/* setmem /32 0x140000d4 = 0x00000200 */
+ ldr r1, =0x00000200
+ str r1, [r0, #0xd4]
+/* setmem /32 0x140000d8 = 0x00000101 */
+ ldr r1, =0x00000101
+ str r1, [r0, #0xd8]
+/* setmem /32 0x140000dc = 0x0003ffff */
+ ldr r1, =0x0003ffff
+ str r1, [r0, #0xdc]
+/* setmem /32 0x140000e0 = 0x0000ffff */
+ ldr r1, =0x0000ffff
+ str r1, [r0, #0xe0]
+/* setmem /32 0x140000e4 = 0x02020000 */
+ ldr r1, =0x02020000
+ str r1, [r0, #0xe4]
+/* setmem /32 0x140000e8 = 0x02020202 */
+ ldr r1, =0x02020202
+ str r1, [r0, #0xe8]
+/* setmem /32 0x140000ec = 0x00000202 */
+ ldr r1, =0x00000202
+ str r1, [r0, #0xec]
+/* setmem /32 0x140000f0 = 0x01010064 */
+ ldr r1, =0x01010064
+ str r1, [r0, #0xf0]
+/* setmem /32 0x140000f4 = 0x01010101 */
+ ldr r1, =0x01010101
+ str r1, [r0, #0xf4]
+/* setmem /32 0x140000f8 = 0x00010101 */
+ ldr r1, =0x00010101
+ str r1, [r0, #0xf8]
+/* setmem /32 0x140000fc = 0x00000064 */
+ ldr r1, =0x00000064
+ str r1, [r0, #0xfc]
+/* setmem /32 0x14000100 = 0x00000000 */
+ ldr r1, =0x00000000
+ str r1, [r0, #0x100]
+/* setmem /32 0x14000104 = 0x02000702 */
+ ldr r1, =0x02000702
+ str r1, [r0, #0x104]
+/* setmem /32 0x14000108 = 0x081b0000 */
+ ldr r1, =0x081b0000
+ str r1, [r0, #0x108]
+/* setmem /32 0x1400010c = 0x081b081b */
+ ldr r1, =0x081b081b
+ str r1, [r0, #0x10c]
+/* setmem /32 0x14000110 = 0x081b081b */
+ ldr r1, =0x081b081b
+ str r1, [r0, #0x110]
+/* setmem /32 0x14000114 = 0x0304081b */
+ ldr r1, =0x0304081b
+ str r1, [r0, #0x114]
+/* setmem /32 0x14000118 = 0x01010002 */
+ ldr r1, =0x01010002
+ str r1, [r0, #0x118]
+/* setmem /32 0x1400011c = 0x00000000 */
+ ldr r1, =0x00000000
+ str r1, [r0, #0x11c]
+/* setmem /32 0x14000120 = 0x00000000 */
+ ldr r1, =0x00000000
+ str r1, [r0, #0x120]
+/* setmem /32 0x14000124 = 0x00000000 */
+ ldr r1, =0x00000000
+ str r1, [r0, #0x124]
+/* setmem /32 0x14000128 = 0x00000000 */
+ ldr r1, =0x00000000
+ str r1, [r0, #0x128]
+/* setmem /32 0x1400012c = 0x00000000 */
+ ldr r1, =0x00000000
+ str r1, [r0, #0x12c]
+/* setmem /32 0x14000130 = 0x00000000 */
+ ldr r1, =0x00000000
+ str r1, [r0, #0x130]
+/* setmem /32 0x14000134 = 0x00000000 */
+ ldr r1, =0x00000000
+ str r1, [r0, #0x134]
+/* setmem /32 0x14000138 = 0x00000000 */
+ ldr r1, =0x00000000
+ str r1, [r0, #0x138]
+/* setmem /32 0x1400013c = 0x00000000 */
+ ldr r1, =0x00000000
+ str r1, [r0, #0x13c]
+/* setmem /32 0x14000140 = 0x00000000 */
+ ldr r1, =0x00000000
+ str r1, [r0, #0x140]
+/* setmem /32 0x14000144 = 0x00000000 */
+ ldr r1, =0x00000000
+ str r1, [r0, #0x144]
+/* setmem /32 0x14000148 = 0x00000000 */
+ ldr r1, =0x00000000
+ str r1, [r0, #0x148]
+/* setmem /32 0x1400014c = 0x00000000 */
+ ldr r1, =0x00000000
+ str r1, [r0, #0x14c]
+/* setmem /32 0x14000150 = 0x00000000 */
+ ldr r1, =0x00000000
+ str r1, [r0, #0x150]
+/* setmem /32 0x14000154 = 0x00000000 */
+ ldr r1, =0x00000000
+ str r1, [r0, #0x154]
+/* setmem /32 0x14000158 = 0x00000000 */
+ ldr r1, =0x00000000
+ str r1, [r0, #0x158]
+
+/* PHY setting */
+/* setmem /32 0x14000200 = 0x00000000 */
+ ldr r1, =0x00000000
+ str r1, [r0, #0x200]
+/* setmem /32 0x14000204 = 0x000f1100 */
+ ldr r1, =0x000f1100
+ str r1, [r0, #0x204]
+/* setmem /32 0x14000208 = 0xf4013a27 */
+ ldr r1, =0xf4013a27
+ str r1, [r0, #0x208]
+/* setmem /32 0x1400020c = 0x26c002c0 */
+ ldr r1, =0x26c002c0
+ str r1, [r0, #0x20c]
+/* setmem /32 0x14000210 = 0xf4013a27 */
+ ldr r1, =0xf4013a27
+ str r1, [r0, #0x210]
+/* setmem /32 0x14000214 = 0x26c002c0 */
+ ldr r1, =0x26c002c0
+ str r1, [r0, #0x214]
+/* setmem /32 0x14000218 = 0xf4013a27 */
+ ldr r1, =0xf4013a27
+ str r1, [r0, #0x218]
+/* setmem /32 0x1400021c = 0x26c002c0 */
+ ldr r1, =0x26c002c0
+ str r1, [r0, #0x21c]
+/* setmem /32 0x14000220 = 0xf4013a27 */
+ ldr r1, =0xf4013a27
+ str r1, [r0, #0x220]
+/* setmem /32 0x14000224 = 0x26c002c0 */
+ ldr r1, =0x26c002c0
+ str r1, [r0, #0x224]
+/* setmem /32 0x14000228 = 0xf4013a27 */
+ ldr r1, =0xf4013a27
+ str r1, [r0, #0x228]
+/* setmem /32 0x1400022c = 0x26c002c0 */
+ ldr r1, =0x26c002c0
+ str r1, [r0, #0x22c]
+/* setmem /32 0x14000230 = 0x00000000 */
+ ldr r1, =0x00000000
+ str r1, [r0, #0x230]
+/* setmem /32 0x14000234 = 0x00000005 */
+ ldr r1, =0x00000005
+ str r1, [r0, #0x234]
+/* setmem /32 0x14000238 = 0x20099d14 */
+ ldr r1, =0x20099d14
+ str r1, [r0, #0x238]
+/* setmem /32 0x1400023c = 0x000a1f01 */
+ ldr r1, =0x000a1f01
+ str r1, [r0, #0x23c]
+/* setmem /32 0x14000240 = 0x20099d14 */
+ ldr r1, =0x20099d14
+ str r1, [r0, #0x240]
+/* setmem /32 0x14000244 = 0x000a1f01 */
+ ldr r1, =0x000a1f01
+ str r1, [r0, #0x244]
+/* setmem /32 0x14000248 = 0x20099d14 */
+ ldr r1, =0x20099d14
+ str r1, [r0, #0x248]
+/* setmem /32 0x1400024c = 0x000a1f01 */
+ ldr r1, =0x000a1f01
+ str r1, [r0, #0x24c]
+/* setmem /32 0x14000250 = 0x20099d14 */
+ ldr r1, =0x20099d14
+ str r1, [r0, #0x250]
+/* setmem /32 0x14000254 = 0x000a1f01 */
+ ldr r1, =0x000a1f01
+ str r1, [r0, #0x254]
+/* setmem /32 0x14000258 = 0x20099d14 */
+ ldr r1, =0x20099d14
+ str r1, [r0, #0x258]
+/* setmem /32 0x1400025c = 0x000a1f01 */
+ ldr r1, =0x000a1f01
+ str r1, [r0, #0x25c]
+
+/* Start ddr */
+/* setmem /32 0x14000000 = 0x00000401 // bit[0]: start */
+ ldr r1, =0x00000401
+ str r1, [r0, #0x0]
+
+/* poll to make sure it is done */
+1:
+ ldr r1, [r0, #0xa8]
+ ands r1, r1, #0x10
+ beq 1b
+
#else
/*==================================================================
diff --git a/include/configs/mx50_arm2_ddr2.h b/include/configs/mx50_arm2_ddr2.h
new file mode 100644
index 0000000..5bdf0be
--- /dev/null
+++ b/include/configs/mx50_arm2_ddr2.h
@@ -0,0 +1,286 @@
+/*
+ * Copyright (C) 2010 Freescale Semiconductor, Inc.
+ *
+ * Configuration settings for the MX50-ARM_EVK Freescale board.
+ *
+ * This program is free software; you can redistribute it and/or
+ * modify it under the terms of the GNU General Public License as
+ * published by the Free Software Foundation; either version 2 of
+ * the License, or (at your option) any later version.
+ *
+ * This program is distributed in the hope that it will be useful,
+ * but WITHOUT ANY WARRANTY; without even the implied warranty of
+ * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
+ * GNU General Public License for more details.
+ *
+ * You should have received a copy of the GNU General Public License
+ * along with this program; if not, write to the Free Software
+ * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
+ * MA 02111-1307 USA
+ */
+
+#ifndef __CONFIG_H
+#define __CONFIG_H
+
+#include <asm/arch/mx50.h>
+
+ /* High Level Configuration Options */
+#define CONFIG_MXC
+#define CONFIG_MX50
+#define CONFIG_MX50_ARM_EVK
+#define CONFIG_DDR2
+#define CONFIG_FLASH_HEADER
+#define CONFIG_FLASH_HEADER_OFFSET 0x400
+
+#define CONFIG_SKIP_RELOCATE_UBOOT
+
+#define CONFIG_ARCH_CPU_INIT
+#define CONFIG_ARCH_MMU
+
+#define CONFIG_MX50_HCLK_FREQ 24000000
+#define CONFIG_SYS_PLL2_FREQ 400
+#define CONFIG_SYS_AHB_PODF 2
+#define CONFIG_SYS_AXIA_PODF 0
+#define CONFIG_SYS_AXIB_PODF 1
+
+#define CONFIG_DISPLAY_CPUINFO
+#define CONFIG_DISPLAY_BOARDINFO
+
+#define CONFIG_SYS_64BIT_VSPRINTF
+
+#define BOARD_LATE_INIT
+/*
+ * Disabled for now due to build problems under Debian and a significant
+ * increase in the final file size: 144260 vs. 109536 Bytes.
+ */
+
+#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
+#define CONFIG_REVISION_TAG 1
+#define CONFIG_SETUP_MEMORY_TAGS 1
+#define CONFIG_INITRD_TAG 1
+
+/*
+ * Size of malloc() pool
+ */
+#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 2 * 1024 * 1024)
+/* size in bytes reserved for initial data */
+#define CONFIG_SYS_GBL_DATA_SIZE 128
+
+/*
+ * Hardware drivers
+ */
+#define CONFIG_MX50_UART 1
+#define CONFIG_MX50_UART1 1
+
+/* allow to overwrite serial and ethaddr */
+#define CONFIG_ENV_OVERWRITE
+#define CONFIG_CONS_INDEX 1
+#define CONFIG_BAUDRATE 115200
+#define CONFIG_SYS_BAUDRATE_TABLE {9600, 19200, 38400, 57600, 115200}
+
+/***********************************************************
+ * Command definition
+ ***********************************************************/
+
+#include <config_cmd_default.h>
+
+#define CONFIG_CMD_PING
+#define CONFIG_CMD_DHCP
+#define CONFIG_CMD_MII
+#define CONFIG_CMD_NET
+#define CONFIG_NET_RETRY_COUNT 100
+#define CONFIG_NET_MULTI 1
+#define CONFIG_BOOTP_SUBNETMASK
+#define CONFIG_BOOTP_GATEWAY
+#define CONFIG_BOOTP_DNS
+
+#define CONFIG_CMD_MMC
+#define CONFIG_CMD_ENV
+
+/*#define CONFIG_CMD */
+#define CONFIG_REF_CLK_FREQ CONFIG_MX50_HCLK_FREQ
+
+#undef CONFIG_CMD_IMLS
+
+#define CONFIG_BOOTDELAY 3
+
+#define CONFIG_PRIME "FEC0"
+
+#define CONFIG_LOADADDR 0x70800000 /* loadaddr env var */
+#define CONFIG_RD_LOADADDR (CONFIG_LOADADDR + 0x300000)
+
+#define CONFIG_EXTRA_ENV_SETTINGS \
+ "netdev=eth0\0" \
+ "ethprime=FEC0\0" \
+ "uboot=u-boot.bin\0" \
+ "kernel=uImage\0" \
+ "nfsroot=/opt/eldk/arm\0" \
+ "bootargs_base=setenv bootargs console=ttymxc0,115200\0"\
+ "bootargs_nfs=setenv bootargs ${bootargs} root=/dev/nfs "\
+ "ip=dhcp nfsroot=${serverip}:${nfsroot},v3,tcp\0"\
+ "bootcmd_net=run bootargs_base bootargs_nfs; " \
+ "tftpboot ${loadaddr} ${kernel}; bootm\0" \
+ "bootargs_mmc=setenv bootargs ${bootargs} ip=dhcp " \
+ "root=/dev/mmcblk0p2 rootwait\0" \
+ "bootcmd_mmc=run bootargs_base bootargs_mmc; bootm\0" \
+ "bootcmd=run bootcmd_net\0" \
+
+
+#define CONFIG_ARP_TIMEOUT 200UL
+
+/*
+ * Miscellaneous configurable options
+ */
+#define CONFIG_SYS_LONGHELP /* undef to save memory */
+#define CONFIG_SYS_PROMPT "ARM_EVK U-Boot > "
+#define CONFIG_AUTO_COMPLETE
+#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
+/* Print Buffer Size */
+#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
+#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
+#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
+
+#define CONFIG_SYS_MEMTEST_START 0 /* memtest works on */
+#define CONFIG_SYS_MEMTEST_END 0x10000
+
+#undef CONFIG_SYS_CLKS_IN_HZ /* everything, incl board info, in Hz */
+
+#define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR
+
+#define CONFIG_SYS_HZ 1000
+
+#define CONFIG_CMDLINE_EDITING 1
+
+#define CONFIG_FEC0_IOBASE FEC_BASE_ADDR
+#define CONFIG_FEC0_PINMUX -1
+#define CONFIG_FEC0_PHY_ADDR -1
+#define CONFIG_FEC0_MIIBASE -1
+
+#define CONFIG_GET_FEC_MAC_ADDR_FROM_IIM
+
+#define CONFIG_MXC_FEC
+#define CONFIG_MII
+#define CONFIG_MII_GASKET
+#define CONFIG_DISCOVER_PHY
+
+/*
+#define CONFIG_SPLASH_SCREEN
+*/
+
+/*
+ * SPLASH SCREEN Configs
+ */
+#ifdef CONFIG_SPLASH_SCREEN
+ #define CONFIG_LCD
+ #undef LCD_TEST_PATTERN
+ #define CONFIG_FB_BASE (TEXT_BASE + 0x300000)
+ #define CONFIG_SYS_CONSOLE_IS_IN_ENV 1
+ /* #define CONFIG_SPLASH_IS_IN_MMC 1 */
+ #define LCD_BPP LCD_MONOCHROME
+ /* #define CONFIG_SPLASH_SCREEN_ALIGN 1 */
+
+ #define CONFIG_MXC_EPDC 1
+
+ #define CONFIG_WORKING_BUF_ADDR (TEXT_BASE + 0x100000)
+ #define CONFIG_WAVEFORM_BUF_ADDR (TEXT_BASE + 0x200000)
+ #define CONFIG_WAVEFORM_FILE_OFFSET 0x100000
+ #define CONFIG_WAVEFORM_FILE_SIZE 0xB4000
+ #define CONFIG_WAVEFORM_FILE_IN_MMC
+#endif
+
+#ifdef CONFIG_SPLASH_IS_IN_MMC
+ #define CONFIG_SPLASH_IMG_OFFSET 0x4c000
+ #define CONFIG_SPLASH_IMG_SIZE 0x19000
+#endif
+
+/*
+ * I2C Configs
+ */
+#define CONFIG_CMD_I2C 1
+#define CONFIG_HARD_I2C 1
+#define CONFIG_I2C_MXC 1
+#define CONFIG_SYS_I2C_PORT I2C2_BASE_ADDR
+#define CONFIG_SYS_I2C_SPEED 100000
+#define CONFIG_SYS_I2C_SLAVE 0xfe
+
+
+/*
+ * SPI Configs
+ */
+#define CONFIG_FSL_SF 1
+#define CONFIG_CMD_SPI
+#define CONFIG_CMD_SF
+#define CONFIG_SPI_FLASH_IMX_ATMEL 1
+#define CONFIG_SPI_FLASH_CS 1
+#define CONFIG_IMX_CSPI
+#define IMX_CSPI_VER_0_7 1
+#define MAX_SPI_BYTES (8 * 4)
+#define CONFIG_IMX_SPI_PMIC
+#define CONFIG_IMX_SPI_PMIC_CS 0
+
+/*
+ * MMC Configs
+ */
+#ifdef CONFIG_CMD_MMC
+ #define CONFIG_MMC 1
+ #define CONFIG_GENERIC_MMC
+ #define CONFIG_IMX_MMC
+ #define CONFIG_SYS_FSL_ESDHC_NUM 3
+ #define CONFIG_SYS_FSL_ESDHC_ADDR 0
+ #define CONFIG_SYS_MMC_ENV_DEV 0
+ #define CONFIG_DOS_PARTITION 1
+ #define CONFIG_CMD_FAT 1
+ #define CONFIG_CMD_EXT2 1
+
+ /* detect whether ESDHC1, ESDHC2, or ESDHC3 is boot device */
+ #define CONFIG_DYNAMIC_MMC_DEVNO
+
+ #define CONFIG_BOOT_PARTITION_ACCESS
+ #define CONFIG_EMMC_DDR_MODE
+
+ /* Indicate to esdhc driver which ports support 8-bit data */
+ #define CONFIG_MMC_8BIT_PORTS 0x6 /* ports 1 and 2 */
+
+
+#endif
+/*-----------------------------------------------------------------------
+ * Stack sizes
+ *
+ * The stack sizes are set up in start.S using the settings below
+ */
+#define CONFIG_STACKSIZE (128 * 1024) /* regular stack */
+
+/*-----------------------------------------------------------------------
+ * Physical Memory Map
+ */
+#define CONFIG_NR_DRAM_BANKS 1
+#define PHYS_SDRAM_1 CSD0_BASE_ADDR
+#define PHYS_SDRAM_1_SIZE (512 * 1024 * 1024)
+#define iomem_valid_addr(addr, size) \
+ (addr >= PHYS_SDRAM_1 && addr <= (PHYS_SDRAM_1 + PHYS_SDRAM_1_SIZE))
+
+/*-----------------------------------------------------------------------
+ * FLASH and environment organization
+ */
+#define CONFIG_SYS_NO_FLASH
+
+/* Monitor at beginning of flash */
+#define CONFIG_FSL_ENV_IN_MMC
+
+#define CONFIG_ENV_SECT_SIZE (128 * 1024)
+#define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE
+
+#if defined(CONFIG_FSL_ENV_IN_NAND)
+ #define CONFIG_ENV_IS_IN_NAND 1
+ #define CONFIG_ENV_OFFSET 0x100000
+#elif defined(CONFIG_FSL_ENV_IN_MMC)
+ #define CONFIG_ENV_IS_IN_MMC 1
+ #define CONFIG_ENV_OFFSET (768 * 1024)
+#elif defined(CONFIG_FSL_ENV_IN_SF)
+ #define CONFIG_ENV_IS_IN_SPI_FLASH 1
+ #define CONFIG_ENV_SPI_CS 1
+ #define CONFIG_ENV_OFFSET (768 * 1024)
+#else
+ #define CONFIG_ENV_IS_NOWHERE 1
+#endif
+#endif /* __CONFIG_H */